标题: | 使用具校正机制时间放大器之时间数位转换器之全数位锁相回路 An All-Digital Phase-Locked Loop Using a Time-Amplifier TDC with Calibration mechanism |
作者: | 萧彦邦 洪崇智 电机工程学系 |
关键字: | 全数位锁相回路;具校正机制时间放大器之时间数位转换器;All-Digital Phase-Locked Loop;Time-Amplifier TDC with Calibration mechanism |
公开日期: | 2014 |
摘要: | 近年来通讯3C产品以急快的速度发展,相关3C产品的更新速度已非同日而语。无线通讯IC中不管是发射器(Transmitter)或接收器(Receiver),乃至于类比数位转换电路,都需要使用锁相回路来产生一干净的时脉。做为电路的核心部分,锁相回路是相当重要的时脉产生电路。类比锁相回路已经有数十年的发展历史,但是近年来为了能配合制程微缩以及降低晶片面积成本等考量下,全数位锁相回路渐渐成为主流。类比锁相回路的缺点是只要制程更换就必须重新设计,且滤波器中的电阻电容无法随制程微缩;而全数位锁相回路皆以数位逻辑电路构成,在制程微缩上具有相当的优势,因此现今研究主流为全数位锁相回路,以期改善类比锁相回路无法直接微缩的缺点。相对全数位锁相回路在时间抖动量的效能并无法完全追上类比锁相回路,因此还需要投入更多心力研究如何接近类比锁相回路的效能表现。 在本篇论文中,以全客户式设计实现全数位锁相回路,并设计一个具校正机制的时间放大器,让时间放大器正常放大两倍的范围能够增加,并将此具校正机制时间放大器运用在时间数位转换器,藉此提高时间数位转换器的解析度,以降低全数位锁相回路的时间抖动量。全数位锁相回路的输出频率为2.4GHz。 晶片量测结果显示输出频率正确锁定在2.4GHz;峰对峰时间抖动量(Peak to Peak jitter)的量测结果为26.67ps,RMS jitter为3.38ps,功率消耗为16.76mW,晶片核心面积为0.27 。 In recent years, the 3C products (Computer, Communication and Consumer electronics) have developed extraordinarily quickly. For wireless communication ICs, in either the transmitter or receiver, they all need a phase-locked loop (PLL) circuit to supply a clean clock source, so the phase-locked loop which is the core of the circuit is a very important clock generator. The analog phase-locked loop (APLL) has been developing for several years. However, in recent years, the all-digital phase-locked loop (ADPLL) has gradually become the mainstream in process scaling and small chip area. The drawback of the analog phase-locked loop is that it must be redesigned with process scaling down and the size of resistor and capacitor in the filter cannot be scaled down with the process, while the ADPLL is consisted of the digital logic circuits which can be scaled down directly. The ADPLL improves the analog phase-locked loop to process scaling down directly. However, the performance of ADPLL is usually not as good as the APLL, so it is necessary to put more efforts on how to improve the jitter performance of the ADPLL. In this thesis, we implement the ADPLL by using full-custom design flow. We design a calibration mechanism for the time amplifier which can increase the amplification range of the time amplifier. This time amplifier with the calibration mechanism is used in the time to digital converter (TDC), and improves the resolution of the TDC to reduce the jitter of the ADPLL. The output frequency of ADPLL is designed as 2.4GHz. From the measurement result, the output frequency of the ADPLL can be locked at 2.4GHz, the amount of the peak-to-peak jitter is 26.67 ps, and the RMS jitter is 3.38ps. The power consumption of this chip is 16.76mW. The core area of the chip is 0.27 . |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT070050719 http://hdl.handle.net/11536/76262 |
显示于类别: | Thesis |