Full metadata record
DC FieldValueLanguage
dc.contributor.author郭士華en_US
dc.contributor.authorKuo, Shih-Huaen_US
dc.contributor.author趙家佐en_US
dc.contributor.authorChao, Chia-Tsoen_US
dc.date.accessioned2014-12-12T02:45:17Z-
dc.date.available2014-12-12T02:45:17Z-
dc.date.issued2014en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT070150226en_US
dc.identifier.urihttp://hdl.handle.net/11536/76293-
dc.description.abstract這篇研究中我們提出了一個創新的資料分析架構。這架構應用在數位測試中,藉由在實施結構性測試向量時加上額外的環境壓力,強迫晶片在數位測試的結果出現錯誤。外加環境壓力測試這個方法使得我們能從零一分明的數位測試結果當中,額外蒐集到來自電路類比行為的特徵。 在環境壓力下蒐集到的測試結果經過整理後用以資料探勘的演算法來分析。我們分別從已知屬於系統層級測試通過與失敗的晶片樣本蒐集外加環境壓力測試的測試反應,並分析兩者的外加環境壓力測試反應是否能對於系統層級測試的結果建立分類模型。zh_TW
dc.description.abstractWe describe a novel scheme where scan patterns are applied under stress conditions to force incorrect outputs from digital chips. From binary mismatch responses collected in continue-on-fail mode, numeric data features are formed by grouping and counting mismatches in each group, thus defining a chip’s “analog” failure signature. We use machine learning to explore prediction models of system-level test (SLT) failures by comparing signatures of chip samples from known SLT pass/fail bins.en_US
dc.language.isoen_USen_US
dc.subject超大型積體電路測試zh_TW
dc.subject數位電路測試zh_TW
dc.subject統計分析zh_TW
dc.subjectVLSI Testingen_US
dc.subjectDigital Testingen_US
dc.subjectStatistical Analysisen_US
dc.title降壓超頻測試: 藉由晶片的錯誤行為來預測系統層級錯誤zh_TW
dc.titleA Statistical Approach for Identifying System-Level Failures based on Stressed On-Chip-Clock Test Mismatch Count Analysisen_US
dc.typeThesisen_US
dc.contributor.department電子工程學系 電子研究所zh_TW
Appears in Collections:Thesis