標題: | A Comprehensive Investigation of Analog Performance for Uniaxial Strained PMOSFETs |
作者: | Kuo, Jack Jyun-Yan Chen, William Po-Nien Su, Pin 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | CMOS;DC gain;device mismatch;linearity;low-frequency noise;process-induced strain;uniaxial strained PMOSFET;transconductance to drain-current ratio |
公開日期: | 1-二月-2009 |
摘要: | This paper presents a comprehensive investigation of the analog performance for uniaxial strained PMOSFETs with sub-100 nm gate length. Through a comparison between co-processed strained and unstrained devices regarding important analog metrics such as transconductance to drain current ratio (g(m)/I(d)), dc gain, linearity, low-frequency noise, and device mismatch, the impact of process-induced uniaxial strain on the analog performance of MOS devices has been assessed and analyzed. Our results indicate that, although the drain current noise spectral density and drain current mismatch of the strained device under low gate voltage overdrive are increased because of the larger gate-bias sensitivity of carrier mobility, the strained device has almost the same low frequency and mismatch performance as the unstrained one at a given g(m)/I(d). This paper may provide insights for analog design using advanced strained devices. |
URI: | http://dx.doi.org/10.1109/TED.2008.2010590 http://hdl.handle.net/11536/7662 |
ISSN: | 0018-9383 |
DOI: | 10.1109/TED.2008.2010590 |
期刊: | IEEE TRANSACTIONS ON ELECTRON DEVICES |
Volume: | 56 |
Issue: | 2 |
起始頁: | 284 |
結束頁: | 290 |
顯示於類別: | 期刊論文 |