完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCheng, Shi-Youen_US
dc.contributor.authorHuang, Juinn-Daren_US
dc.date.accessioned2014-12-08T15:10:02Z-
dc.date.available2014-12-08T15:10:02Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-0582-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/7667-
dc.description.abstractIn this paper, we propose a low-power instruction cache architecture utilizing three techniques two-phased cache, sequential access indicator for tag-memory access skipping, and a new proposed technique named pre-tag checking. By these techniques, significant portion of tag-memory and data-memory accesses can be eliminated to reduce the power consumption. The experimental results show that the proposed instruction cache architecture can reduce about 54% power consumption compared to the conventional one for an 8KB two-way set associative cache.en_US
dc.language.isoen_USen_US
dc.titleLow-power instruction cache architecture using pre-tag checkingen_US
dc.typeArticleen_US
dc.identifier.journal2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERSen_US
dc.citation.spage83en_US
dc.citation.epage86en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000247000000021-
顯示於類別:會議論文