完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Cheng, Shi-You | en_US |
dc.contributor.author | Huang, Juinn-Dar | en_US |
dc.date.accessioned | 2014-12-08T15:10:02Z | - |
dc.date.available | 2014-12-08T15:10:02Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-0582-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/7667 | - |
dc.description.abstract | In this paper, we propose a low-power instruction cache architecture utilizing three techniques two-phased cache, sequential access indicator for tag-memory access skipping, and a new proposed technique named pre-tag checking. By these techniques, significant portion of tag-memory and data-memory accesses can be eliminated to reduce the power consumption. The experimental results show that the proposed instruction cache architecture can reduce about 54% power consumption compared to the conventional one for an 8KB two-way set associative cache. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Low-power instruction cache architecture using pre-tag checking | en_US |
dc.type | Article | en_US |
dc.identifier.journal | 2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS | en_US |
dc.citation.spage | 83 | en_US |
dc.citation.epage | 86 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000247000000021 | - |
顯示於類別: | 會議論文 |