標題: | Performance Improvement of Polycrystalline Silicon Nanowire Thin-Film Transistors by a High-k Capping Layer |
作者: | Lee, Ko-Hui Hsu, Hsing-Hui Lin, Horng-Chih Huang, Tiao-Yuan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-二月-2009 |
摘要: | In this work, a novel polycrystalline silicon (poly-Si) nanowire thin-film transistor (NW-TFT) with side-gated configuration and a high-k material capping was fabricated and characterized. It was found that the gate fringing field effect via the high-k passivation layer can effectively improve the device performance in terms of higher ON current, larger ON/OFF current ratio, and steeper subthreshold slope (SS). The drain-induced barrier lowering (DIBL) effect is also effectively suppressed owing to better gate control. (C) 2009 The Japan Society of Applied Physics |
URI: | http://dx.doi.org/10.1143/JJAP.48.021203 http://hdl.handle.net/11536/7715 |
ISSN: | 0021-4922 |
DOI: | 10.1143/JJAP.48.021203 |
期刊: | JAPANESE JOURNAL OF APPLIED PHYSICS |
Volume: | 48 |
Issue: | 2 |
結束頁: | |
顯示於類別: | 期刊論文 |