完整後設資料紀錄
DC 欄位語言
dc.contributor.authorShahroury, Fadi Riaden_US
dc.contributor.authorWu, Chung-Yuen_US
dc.date.accessioned2014-12-08T15:10:14Z-
dc.date.available2014-12-08T15:10:14Z-
dc.date.issued2009-01-01en_US
dc.identifier.issn0167-9260en_US
dc.identifier.urihttp://dx.doi.org/10.1016/j.vlsi.2008.09.007en_US
dc.identifier.urihttp://hdl.handle.net/11536/7812-
dc.description.abstractIn this paper, a CMOS low-noise amplifier (LNA) with a new input matching topology has been proposed, analyzed and measured. The input matching network is designed through the technique of capacitive feedback matching network. The proposed LNA which is implemented in a 0.18-mu m 1P6M CMOS technology is operated at the frequency of 12.8 GHz. It has a gain S21 of 13.2 dB, a noise figure (NF) of 4.57 dB and an NF(min) of 4.46 dB. The reverse isolation S12 of the LNA can achieve -40dB and the input and output return losses are better than -11 dB. The input 1-dB compression point is -11 dB m and IIP3 is -0.5 dB m. This LNA drains 10 mA from the supply voltage of 1 V. (C) 2008 Published by Elsevier B.V.en_US
dc.language.isoen_USen_US
dc.subjectLow-noise amplifier (LNA)en_US
dc.subjectNoise optimizationen_US
dc.subjectLow voltageen_US
dc.subjectRFen_US
dc.titleA 1-V RF-CMOS LNA design utilizing the technique of capacitive feedback matching networken_US
dc.typeArticleen_US
dc.identifier.doi10.1016/j.vlsi.2008.09.007en_US
dc.identifier.journalINTEGRATION-THE VLSI JOURNALen_US
dc.citation.volume42en_US
dc.citation.issue1en_US
dc.citation.spage83en_US
dc.citation.epage88en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000261920100010-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000261920100010.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。