完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Shahroury, Fadi Riad | en_US |
dc.contributor.author | Wu, Chung-Yu | en_US |
dc.date.accessioned | 2014-12-08T15:10:14Z | - |
dc.date.available | 2014-12-08T15:10:14Z | - |
dc.date.issued | 2009-01-01 | en_US |
dc.identifier.issn | 0167-9260 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1016/j.vlsi.2008.09.007 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/7812 | - |
dc.description.abstract | In this paper, a CMOS low-noise amplifier (LNA) with a new input matching topology has been proposed, analyzed and measured. The input matching network is designed through the technique of capacitive feedback matching network. The proposed LNA which is implemented in a 0.18-mu m 1P6M CMOS technology is operated at the frequency of 12.8 GHz. It has a gain S21 of 13.2 dB, a noise figure (NF) of 4.57 dB and an NF(min) of 4.46 dB. The reverse isolation S12 of the LNA can achieve -40dB and the input and output return losses are better than -11 dB. The input 1-dB compression point is -11 dB m and IIP3 is -0.5 dB m. This LNA drains 10 mA from the supply voltage of 1 V. (C) 2008 Published by Elsevier B.V. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Low-noise amplifier (LNA) | en_US |
dc.subject | Noise optimization | en_US |
dc.subject | Low voltage | en_US |
dc.subject | RF | en_US |
dc.title | A 1-V RF-CMOS LNA design utilizing the technique of capacitive feedback matching network | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1016/j.vlsi.2008.09.007 | en_US |
dc.identifier.journal | INTEGRATION-THE VLSI JOURNAL | en_US |
dc.citation.volume | 42 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 83 | en_US |
dc.citation.epage | 88 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000261920100010 | - |
dc.citation.woscount | 1 | - |
顯示於類別: | 期刊論文 |