完整後設資料紀錄
DC 欄位語言
dc.contributor.author陳紀穎en_US
dc.contributor.authorChi-Ying Chenen_US
dc.contributor.author陳宏明en_US
dc.contributor.author黃俊達en_US
dc.contributor.authorHung-Ming Chenen_US
dc.contributor.authorJuinn-Dar Huangen_US
dc.date.accessioned2014-12-12T02:52:10Z-
dc.date.available2014-12-12T02:52:10Z-
dc.date.issued2006en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009311671en_US
dc.identifier.urihttp://hdl.handle.net/11536/78143-
dc.description.abstract過去的晶片布局軟體所使用的目標方程式主要著重於縮減線長與面積。由於過去晶片內部連線的延遲所需要的時間是可以忽略的,這樣的方程式被認為是足夠的。然而,隨著半導體的製程不斷進步,晶片內部連線所需要的時間如今已經不能忽略不計。這些多餘的延遲會影響到處理器的效能,但布局軟體並未考慮這些延遲。 我們提出一個方法,將微處理器架構的性能與晶片布局兩者之間的關係連結起來,以達成針對處理器效能最佳化的考慮微處理器架構的晶片布局。實驗結果顯示我們的方法的確改進性能。zh_TW
dc.description.abstractIn the past, floorplanner used objective functions focused on reducing wire length and area. These objective functions were considered efficient before since the latencies of interconnects were within single clock cycle or even could be neglected. However, as semiconductor technology advances, feature size continues to shrink. The communication of signals on interconnects becomes multi-cycle, therefore the latencies can not be ignored now. These latencies have impact on the performance, and most of current floorplanning frameworks do not consider these issues. We proposed a methodology based on a heuristic for better performance in terms of microarchitecture and floorplanning achieving microarchitecture-aware floorplanning for processor performance optimization. The result from experiments shows the validity of our methodology.en_US
dc.language.isoen_USen_US
dc.subject處理器微架構zh_TW
dc.subject布局zh_TW
dc.subject效能zh_TW
dc.subjectMicroarchitectureen_US
dc.subjectFloorplanningen_US
dc.subjectPerformanceen_US
dc.title考慮處理器微架構之效能最佳化布局技術zh_TW
dc.titleMicroarchitecture-Aware Floorplanning for Processor Performance Optimizationen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 167101.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。