完整後設資料紀錄
DC 欄位語言
dc.contributor.author賴俊憲en_US
dc.contributor.authorJiun-Shian Laien_US
dc.contributor.author溫瓌岸en_US
dc.contributor.author溫文燊en_US
dc.contributor.authorKuei-Ann Wenen_US
dc.contributor.authorWen-Shen Wuenen_US
dc.date.accessioned2014-12-12T02:52:16Z-
dc.date.available2014-12-12T02:52:16Z-
dc.date.issued2005en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009311690en_US
dc.identifier.urihttp://hdl.handle.net/11536/78162-
dc.description.abstract本論文完成一個可以合成UWB全部頻帶的頻率合成器設計.其中,為了防止因使用多組鎖相廻路而造成有多組電壓控制震盪器產生雜訊的互相干擾,本架構只使用了一組鎖相廻路.鎖相廻路中使用了連續的除二電路來產生合成UWB頻帶所需的中間頻率,這可減少混波器使用的數量並達到快速切換時間的要求.此外為了濾除不必要的突波雜訊,一組除二電路放置在混波器的下一級來減輕這個問題,且在輸出級有電感電容共振腔當作帶通濾波器來去除雜訊,其中電感電容共振腔還有負電阻和使用電感開關來提高操作的頻率範圍和更有效的去除雜訊.最後,突波雜訊在所有的頻帶都可被壓制在比-24dbc以下.zh_TW
dc.description.abstractA CMOS frequency synthesizer which synthesizes all band groups of the ultra-wideband (UWB) system is presented. Only one phase-locked loop is used in this synthesizer to reduce interference of VCOs in multi-PLL frequency synthesizers. Divide-by-two circuit chains are used in the PLL to generate intermediate frequencies and reduce the numbers of required single-sideband (SSB) mixers for all-band frequency synthesis and thus achieve fast switching time. To suppress spurious emissions, the frequency synthesizer employs dividers and SSB mixers in the signal generation path. LC resonant loads at the output buffer together with negative resistances and switching inductors help to suppress more spurious signals and operate in wider frequency range. The spurious suppression is better than -24dBc in all band groups.en_US
dc.language.isoen_USen_US
dc.subject頻率合成器zh_TW
dc.subject鎖相廻路zh_TW
dc.subjectUWBen_US
dc.subjectsynthesizeren_US
dc.subjectPLLen_US
dc.subjectVCOen_US
dc.title超寬頻無線網路應用之單一鎖相廻路頻率合成器設計zh_TW
dc.titleSingle Phase-Locked Loop Frequency Synthesizer Design for Ultra-wideband Wireless Applicationsen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 169001.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。