标题: 氧化铪闸极介电层之氟钝化制程与应力工程的研究
Study on Fluorine Passivation Techniques and Strain Engineering for HfO2 Gate Dielectrics
作者: 吴伟成
Woei-Cherng Wu
赵天生
赖朝松
Tien-Sheng Chao
Chao-Sung Lai
电子物理系所
关键字: 氧化铪;氟;应变矽;载子捕捉;HfO2;fluorine;strain-Si;charge trapping
公开日期: 2007
摘要: 首先,我们提出多种氟钝化(passivatation)技术以制作高效能且高可靠度的二氧化铪闸极绝缘层(HfO2 gate dielectrics)。接着研究经过氟化之氧化铪其电流穿遂机制(current transportation mechanism)与载子捕捉(charge trapping)特性。最后,我们发现氮化矽所引发的应力(strain)矽通道之氧化铪电晶体,其可靠度以及元件特性都获得大幅度的改善
一开始我们提出了以矽表面氟离子植入法(silicon surface fluorine implantation),将氟离子导入二氧化铪薄膜以及此二氧化铪薄膜与矽基板之介面处。从实验结果可以充分证明此氟化二氧化铪薄膜会拥有较好的热稳定性,此氟化二氧化铪薄膜的漏电流会比一般传统的二氧化铪还低了三个数量级,此外,应力下所导致的漏电流(stress-induced leakage current)以及电荷捕捉(charge trapping)的问题都可以藉由此氟离子布值法来使得此二氧化铪闸极介电层有更好的特性。此氟原子与二氧化铪薄膜混合不仅仅可以减少介面状态的悬空键结(interface dangling bond)还可以有效减少此薄膜层的电荷捕捉情形,而进一步的有效改善二氧化铪薄膜的特性。另ㄧ方面,我们进一步研究氟化氧化铪闸极介电层其电流传导机制。我们利用变温量测的漏电流变化以及低温(77 K)量测的漏电流来分析电流传导特性以及此电容元件的能带图(energy band diagrams),从实验结果中可以发现氟化介面层与矽基板的传导带落差(conduction band offset)有3.2 eV而传统介面层的落差则只有2.7 eV;氟化二氧化铪与金属闸极的传导带落差有2.6 eV而传统二氧化铪的落差则只有1.9 eV;不论是闸极注入(gate injection)模式或基板注入(substrate injection)模式操作,氟化二氧化铪的有效载子捕捉深度大约是低于介电层传导带1.25 eV,而传统的二氧化铪在闸极注入模式下的有效载子捕捉深度大约是低于介电层传导带1.04 eV,而在基板注入模式下的有效载子捕捉深度大约是低于介电层传导带1.11 eV。
此外,我们提出与现有制程具高度匹配性的四氟化碳电浆处理(CF4 plasma treatment)技术,用以制作高效能的二氧化铪闸极绝缘层之电容。此技术可分类成两种:首先藉由前处理的技术,我们可以有效的抑制高介电闸极绝缘层电容中的介面层(interfacial layer)生长,藉此得到更薄的等效氧化层厚度(effective oxide thickness),除此之外,还可以有效的抑制矽化铪的形成并产生铪-氟键结(Hf-F bonding)。接着利用四氟化碳电浆后处理的技术,氟原子可以有效地被导入二氧化铪薄膜以及此二氧化铪薄膜与矽基板之介面以消除薄膜中的载子补获态(trap states),并进而有效地改善此闸极绝缘层的介面特性。经由四氟化碳电浆处理的二氧化铪闸极绝缘层之电容具有较低的漏电流、高的崩溃电压及较薄的等效氧化层厚度(effective oxide thickness);其磁滞现象(hysteresis)更大幅改善了超过 90 %。此外,我们更进一步提出物理模型来解释此磁滞效应的改善机制。
接着我们提出新颖之氟化氧化铪电晶体,利用四氟化碳电浆处理,可同时改善n型及p型氧化铪电晶体,相当适用于新型互补式金氧半场效电晶体的制作。此电晶体有相当高水准的表现及可靠度:高达6.69×107的导通电流与关闭电流之比例、 接近76 mV/dec的次临界摆幅、小于20 mV的源极引发能障衰退以及相当高的载子迁移率(~165 cm2/V.s)。此氟化氧化铪电晶体有较佳的介面特性及品质较好的绝缘层:较小的闸极引发汲极漏电流(gate induced drain leakage)以及较低的正偏压温度所引起的元件不稳定性。而造成此特性及可靠度改善的原因是来自于氟原子导入二氧化铪薄膜以及此二氧化铪薄膜与矽基板之介面,进一步减少介电层的缺陷且抑制电子电洞对的产生,并导致绝缘层有较深的载子捕捉位置及减少载子捕捉情形的发生。
最后,我们首度对于氮化矽所引发的应变矽通道之氧化铪电晶体提出新的发现,可靠度以及元件特性都获得大幅度的改善,此外,我们利用脉冲型量测系统去分析此氧化铪电晶体接近真实的特性,发现有百分之九十的驱动电流增加以及百分之五十的转移电导的提升。而此应变矽通道的氧化铪电晶体会拥有较佳的介面特性以及较低的正偏压温度所引起的元件不稳定性,其元件的充电电流泵(charge pumping current)有大约百分之九十的减少且正偏压温度所引起的元件不稳定性效应也降低了百分之五十五。之后我们利用动态临限电压(dynamic threshold)操作法来提升应变矽通道的氧化铪电晶体的元件特性,发现转移电导有高达百分之ㄧ百三十五的增加,且次临界摆幅有接近理想的表现(~62 cm2/V.s),在元件特性获得大幅提升的同时,其可靠度亦维持可容忍的劣化表现。
First, we demonstrated several fluorine passivation technologies to fabricate high performance and highly reliable HfO2 gate dielectrics. Then, we investigated the current transportation and charge trapping mechanism of fluorinated HfO2 gate dielectrics. Finally, new observation on improved characteristics and PBTI reliability of contact etching stop layer induced local tensile strained nMOSFETs with HfO2 gate dielectrics were reported
At beginning, we describe the characteristics of silicon surface fluorine implantation (SSFI) for HfO2 films with high-temperature postdeposition annealing. The thermal stability of HfO2 gate dielectrics is much improved owing to the incorporation of fluorine into HfO2 thin films. The gate leakage current of the SSFI HfO2 films is about three orders less than that of samples without any fluorine implantation. In addition, improvements in stress-induced leakage current (SILC) and charge trapping characteristics are realized in the HfO2 films with the SSFI. The incorporation of fluorine atoms into the HfO2 films reduces not only interface dangling bonds but also bulk traps, which is responsible for the improvements in properties. On the other hand, the current transportation mechanism of HfO2 gate dielectrics with TaN metal gate and silicon surface fluorine implantation (SSFI) is also investigated. Based on the experimental results of the temperature dependence of gate leakage current and Fowler–Nordheim tunneling characteristics at 77 K, we have extracted the current transport mechanisms and energy band diagrams for TaN/HfO2/IL/Si structures with fluorine incorporation, respectively. In particular, we have obtained the following physical quantities: i) fluorinated and as-deposited IL/Si barrier heights (or conduction band offset): 3.2 eV & 2.7 eV; ii) TaN/ fluorinated and as-deposited HfO2 barrier height: 2.6 eV & 1.9 eV; and iii) effective trapping levels at 1.25 eV (under both gate and substrate injections) below the HfOF conduction band, 1.04 eV (under gate injection) and 1.11 eV (under substrate injection) below the HfO2 conduction band, which contributes to Frenkel–Poole conduction.
In addition, a process-compatible CF4 plasma treatment for fabricating high-performance HfO2 gate dielectrics MOS capacitor is demonstrated. This CF4 plasma treatment was divided into two parts, which are pre-CF4 plasma treatment and post-CF4 plasma treatment, respectively. The effective oxide thickness of high-k gate dielectrics was much reduced by using the pre-CF4 plasma treatment due to the elimination of the interfacial layer between HfO2 and Si-substrate. In addition, the Hf-silicide was suppressed and Hf-F bonding was observed for the CF4 plasma pre-treated sample. On the other hand, the fluorine atoms were effectively incorporated into HfO2 thin film and HfO2/Si interface by post-CF4 plasma treatment. The charge trapping would be eliminated and the interface of the HfO2 gate dielectrics was also improved. The device post-treated by CF4 plasma treatment would have low leakage current, higher breakdown voltage, and thinner effective oxide thickness. Besides, the C-V hysteresis was much reduced about 90 %. A physical model was presented to explain the improvement of hysteresis phenomenon and the elimination of charge trapping of the fluorinated HfO2 gate dielectrics.
Then, a novel high-performance and excellent-reliability HfOF MOSFET was demonstrated. Both n and p-type HfOF MOSFET can be improved by CF4 plasma treatment, indicating this technique is compatible with CMOS fabrication. Large ION/Imin current ratio (~6.69×107), good Subthreshold Swing (~76 mV/dec), small DIBL (<20 mV), and high mobility (~165 cm2/V.s) can be observed for the HfOF nMOSFETs. The HfOF nMOSFET has better HfO2/Si interface and dielectric quality, including small GIDL current and less PBTI effect. Reduced GIDL current was observed for the HfOF nMOSFET due to HfO2/Si interface passivation by fluorine, resulting in less hole-electron pair generation. The fluorine incorporation into HfO2 gate dielectrics effectively passivated the dielectric vacancies, resulting in a deeper trapping cross section and a lower concentration of generated traps.
Finally, new observation on SiN-cap strain-induced improved characteristics and PBTI reliability of nMOSFETs with HfO2 gate dielectrics were reported for the first time. The “close-to-intrinsic” characteristics including driving current and gm of SiN-capped HfO2 nMOSFETs were much enhanced about 90% and 50%, respectively by pulse-IV measurement. The CESL-device has better HfO2/Si interface and dielectric quality, including less charge pumping current (90% reduction) and less PBTI effect (55% reduction). Finally, the performance of CESL-HfO2 nMOSFETs will have larger gm (135% increase) and “close-to-ideal” subthresold swing (~62) using dynamic threshold (DT) operation mode with tolerant hot carrier-stress characterization. These results provide a valuable guideline for the future 45 nm and beyond CMOS device design with high-k and strain engineering.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT009321807
http://hdl.handle.net/11536/78987
显示于类别:Thesis


文件中的档案:

  1. 180701.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.