標題: 使用新頻率補償技術並具有高穩定度與高精確度之低壓降線性穩壓器
A New Frequency Compensated Low-Dropout Voltage Regulator With Wide Stable Range and High Precision
作者: 陳家敏
Chia-Min Chen
洪崇智
Chung-Chih Hung
電機學院IC設計產業專班
關鍵字: 低壓降線性穩壓器;等效串聯電阻;頻率補償;能帶差參考電壓源;Low-Dropout Linear Regulator;Equivalent Series Resistor;Frequency Compensation;Bandgap Voltage Reference
公開日期: 2006
摘要: 本研究致力於不需負載電容及寬穩定度範圍和快速暫態切換特性之低壓降線性穩壓器(LDO Regulator)的實現。我們提出兩個全新的頻率補償架構於穩壓器電路。本論文提供系統晶片(System on a Chip,簡稱SoC)或可攜式產品的電源管理系統可以完全移除晶片外部大體積電容的解決方法。 首先,設計增強型主動回授補償技術去加強頻率響應。此低壓降線性穩壓器從負載電流0 mA至100 mA範圍內,在沒有負載電容的情況下仍然可以提供高穩定度,或是當LDO穩壓器外部有負載電容時,其等效串聯電阻(Equivalent Series Resistor, ESR)可以有較寬範圍的設計值。而且,此技術僅需兩個很小的補償電容,這樣可以讓我們輕易地將補償電容整合到LDO穩壓器晶片內部。所設計的系統輸出電壓為1.5 V,最大可承受負載電流為100 mA。 最後,提出一個精簡型CMOS參考電壓源利用臨界電壓和遷移率溫度係數相互補償並使用基底電位微調技術。所設計的參考電壓源具有低溫度係數(≈ 14 ppm/℃),而且最小的供應電壓為一伏特。在沒有濾波電容情況下,低頻時的電源拒斥比大於 60 dB。本論文所呈現之晶片都是使用台積電0.35微米2P4M 標準互補式金氧半製程來作設計。
The research focuses on the realization of cap-less, wide stable range, and fast transient low dropout (LDO) linear regulator. We present two novel frequency compensation architecture for LDO circuit. The thesis provides a solution for power management system of portable devices. It can also be embedded in SoC (System on a Chip) to fully remove bulky external capacitors. First, an enhanced active feedback frequency compensation technique is employed to improve its frequency response. This LDO can provide high stability for loading current from 0 mA to 100 mA without loading capacitors or with loading capacitors which have wide range ESR (equivalent series resistance). Moreover, this technique only requires two small compensation capacitors. This allows us to integrate the compensation capacitors within the LDO chip easily. The system has an output voltage of 1.5 V and a maximum current capability of 100 mA. Finally, a compact CMOS voltage reference based on the mutual compensation of threshold voltage and mobility temperature coefficients with body potential trimming technique is presented. This voltage reference has a low temperature coefficient (≈ 14 ppm/℃), and the minimum supply voltage is 1V. The power supply rejection ratio without any filtering capacitor at low frequency are larger than 60 dB. The proposed chips in this thesis were fabricated using a standard TSMC 0.35 μm 2P4M CMOS process.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT009395531
http://hdl.handle.net/11536/80365
顯示於類別:畢業論文


文件中的檔案:

  1. 553101.pdf
  2. 553102.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。