标题: 一个九位元,每秒八十百万次取样低功率管线式类比数位转换器
A 9bit, 80MS/s Low Power Pipelined Analog to Digital Converter
作者: 赖宗裕
Tsung-Yu Lai
陈巍仁
Wei-Zen Chen
电子研究所
关键字: 管线式类比数位转换器;数位校正;Pipleined Analog to Digital Converter;Digital Calibration
公开日期: 2007
摘要: 管线式类比数位转换器具有高速及中高解析度的特性,因此为可携式电子产品中经常使用之架构。其可藉由低电压及功率最佳化设计,降低电路整体功率消耗。然而,在低电压的操作环境下, 由于信号的动态范围减少, 电路的非理想效应会进一步劣化管线式类比数位转换器的性能,包含飘移电压、运算放大器的非线性增益及电容的不匹配等效应造成之增益误差。至今,文献上有许多校正电路技术发表, 其可藉由离线或背景补偿等方式, 提升转换器电路之性能。

本论文提出一个 1 伏特, 9 位元之管线式类比数位转换器。 为改善低电压操做运算放大器之增益与频宽, 本论文提出转导分离式运算放大器电路, 其在相同之功率消耗与单位增益频宽之下, 可提升增益达 10 dB。此外, 为克服低电压操做运算放大器之有限增益效应, 本架构内含运算放大器及倍乘数位类比转换器(M-DAC) 之增益萃取电路, 本论文并提出偏移误差补偿方法, 以大达幅提高运算放大器增益萃取之准确性, 藉由离线补偿可提升整体转换器之有效位元数达2位元。

本实验晶片以0.18μm CMOS 制程实作完成, 晶片面积为1.45×1.55 mm2。本电路采用双重取样技术以提升运算放大器之使用效率, 同时倍增取样率, 其转换率可达每秒八十百万次取样。量测结果显示其微分和积分非线性误差(Differential and Integral Nonlinearity)分别为+1.1/-0.8LSB和+1.3/-1.3LSB。 本转换器之核心电路皆操作在 1 伏特工作电压, 整体功率消耗为 11.5mW, 其 FOM值达 0.88pJ/conversion。
Pipelined ADCs are widely applied in portable electronic devices thanks to its features of high speed operation and medium to high resolution in data conversion. Its power dissipation can be further reduced by applying low voltage and power scaling techniques. However, the dynamic range of the input signal is severely limited under a low supply voltage. The non-idealities of the data converter, such as offset voltage and gain error caused by OP gain nonlinearities and capacitor mismatches, will further degrade its overall performance. Nowadays, several calibration techniques have been proposed in the literature. The performance of the data converter can be enhanced by means of off-line or background calibrations.

This thesis proposes a 1 V, 9bits pipelined ADC. In order to improve the gain bandwidth performance of the operational amplifier under a low supply voltage, a novel OPAMP with split transconductance input stage is proposed. It can boost the conversion gain by 10dB under a given current consumption and without degrading its unity-gain bandwidth performance. Besides, in order to eliminate the OP finite gain effect under a 1 V supply, on-chip calibration circuits are incorporated to extract the conversion gain of the OP and MDAC. Furthermore, input offset cancellation techniques are proposed to improve the accuracy of the calibration circuits. The effective number of bits (ENOB) of the data converter can be improved by 2 bits by applying offline calibration.

The experimental prototype has been fabricated in a 0.18μm CMOS technology, the chip size is 1.55×1.45mm2. Double-sampling technique is applied to improve the power efficiency of the OPAMs as well as double the conversion rate. Experimental results reveal that the DNL and INL are +1.1/-0.8LSB and +1.3/-1.3LSB respectively at 80 MS/s. All the core circuits are operated under a 1 V supply, and the total power consumption is 11.5 mW. The corresponding FOM (Figure of Merit) is 0.88pJ/conversion.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT009411668
http://hdl.handle.net/11536/80582
显示于类别:Thesis


文件中的档案:

  1. 166801.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.