完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsieh, Yi-Binen_US
dc.contributor.authorKao, Yao-Huangen_US
dc.date.accessioned2014-12-08T15:11:05Z-
dc.date.available2014-12-08T15:11:05Z-
dc.date.issued2008-08-01en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2008.918194en_US
dc.identifier.urihttp://hdl.handle.net/11536/8496-
dc.description.abstractA compact architecture for a fully-integrated spread-spectrum clock generator (SSCG) using voltage-controlled oscillator direct modulation is presented in this paper. A dual-path loop filter in the phase-locked loop is employed to reduce the size of the capacitance in the filter with the aid of an extra charge pump and a unity gain amplifier. At the same time, a third-charge pump which generates triangular waves is used to perform the function of a spread-spectrum. The proposed circuit has been fabricated using a 0.35-mu m CMOS single-poly quadruple-metal process. The clock rate from 50 to 480 MHz with a center spread range of between 0.5 % and 2 % are verified and are close to the theoretical analyses. The size of the chip area is 0.82 x 0.8 mm(2) (including the loop filter) and the power consumption was 27.5 mW at 400 MHz. Index Terms-Phase-locked loop (PLL), spread-spectrum clock generator (SSCG).en_US
dc.language.isoen_USen_US
dc.subjectphase-locked loop (PLL)en_US
dc.subjectspread-spectrum clock generator (SSCG)en_US
dc.titleA fully integrated spread-spectrum clock generator by using direct VCO modulationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSI.2008.918194en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume55en_US
dc.citation.issue7en_US
dc.citation.spage1845en_US
dc.citation.epage1853en_US
dc.contributor.department傳播研究所zh_TW
dc.contributor.departmentInstitute of Communication Studiesen_US
dc.identifier.wosnumberWOS:000258571600007-
dc.citation.woscount10-
顯示於類別:期刊論文


文件中的檔案:

  1. 000258571600007.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。