完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorChuang, Jie-Yaoen_US
dc.contributor.authorDeng, Chih-Kangen_US
dc.contributor.authorKuo, Chung-Hongen_US
dc.contributor.authorLi, Chun-Huaien_US
dc.contributor.authorLai, Ming-Shengen_US
dc.contributor.authorWang, Chih-Weien_US
dc.contributor.authorLiu, Chun-Tingen_US
dc.date.accessioned2014-12-08T15:11:34Z-
dc.date.available2014-12-08T15:11:34Z-
dc.date.issued2007en_US
dc.identifier.isbn978-7-5617-5228-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/8878-
dc.description.abstractThe electrostatic discharge (ESD) robustness of diode-connected n-type thin-film transistors (N-TFTs) and diode-connected p-type thin-film transistors (P-TFTs) with different layout structures in a given low-temperature polycrystalline silicon (LTPS) process is investigated. By using the wafer-level transmission line pulsing (TLP) system, the high-current transient characteristics and the secondary breakdown current (It2) levels of the diode-connected TFTs under different device parameters and layout structures are directly measured on the glass substrate. Finally, one set of design rules for on-panel ESD protection design is suggested.en_US
dc.language.isoen_USen_US
dc.subjectthin-film transistors (TFTs)en_US
dc.subjectlow-temperature polycrystalline silicon (LTPS)en_US
dc.subjectelectrostatic discharge (ESD)en_US
dc.subjecttransmission line pulsing (TLP) systemen_US
dc.titleOn-panel electrostatic discharge (ESD) protection design with thin-film transistor in LTPS processen_US
dc.typeProceedings Paperen_US
dc.identifier.journalAD'07: Proceedings of Asia Display 2007, Vols 1 and 2en_US
dc.citation.spage551en_US
dc.citation.epage556en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000248022600135-
顯示於類別:會議論文