Full metadata record
DC FieldValueLanguage
dc.contributor.authorChen, K. N.en_US
dc.contributor.authorTan, C. S.en_US
dc.date.accessioned2014-12-08T15:11:37Z-
dc.date.available2014-12-08T15:11:37Z-
dc.date.issued2011-05-01en_US
dc.identifier.issn1751-8601en_US
dc.identifier.urihttp://dx.doi.org/10.1049/iet-cdt.2009.0127en_US
dc.identifier.urihttp://hdl.handle.net/11536/8920-
dc.description.abstractVarious integration schemes and key enabling technologies for wafer-level three-dimensional integrated circuits (3D IC) are reviewed and discussed. Stacking orientations (face up or face down), methods of wafer bonding (metallic, dielectric or hybrid), formation of through-silicon via (TSV) (via first, via middle or via last) and singulation level (wafer-to-wafer or chip-to-wafer) are options for 3D IC integration schemes. Key enabling technologies, such as alignment, Cu-Cu bonding and TSV fabrication, are described as well. Improved performance, such as lower latency and higher bandwidth, lower power consumption, smaller form factor, lower cost and heterogeneous integration of disparate functionalities, are made possible in the next generation of electronics products with the realisation of 3D IC.en_US
dc.language.isoen_USen_US
dc.titleIntegration schemes and enabling technologies for three-dimensional integrated circuitsen_US
dc.typeArticleen_US
dc.identifier.doi10.1049/iet-cdt.2009.0127en_US
dc.identifier.journalIET COMPUTERS AND DIGITAL TECHNIQUESen_US
dc.citation.volume5en_US
dc.citation.issue3en_US
dc.citation.spage160en_US
dc.citation.epage168en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000290783100002-
dc.citation.woscount10-
Appears in Collections:Articles


Files in This Item:

  1. 000290783100002.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.