完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, K. N. | en_US |
dc.contributor.author | Tan, C. S. | en_US |
dc.date.accessioned | 2014-12-08T15:11:37Z | - |
dc.date.available | 2014-12-08T15:11:37Z | - |
dc.date.issued | 2011-05-01 | en_US |
dc.identifier.issn | 1751-8601 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1049/iet-cdt.2009.0127 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/8920 | - |
dc.description.abstract | Various integration schemes and key enabling technologies for wafer-level three-dimensional integrated circuits (3D IC) are reviewed and discussed. Stacking orientations (face up or face down), methods of wafer bonding (metallic, dielectric or hybrid), formation of through-silicon via (TSV) (via first, via middle or via last) and singulation level (wafer-to-wafer or chip-to-wafer) are options for 3D IC integration schemes. Key enabling technologies, such as alignment, Cu-Cu bonding and TSV fabrication, are described as well. Improved performance, such as lower latency and higher bandwidth, lower power consumption, smaller form factor, lower cost and heterogeneous integration of disparate functionalities, are made possible in the next generation of electronics products with the realisation of 3D IC. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Integration schemes and enabling technologies for three-dimensional integrated circuits | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1049/iet-cdt.2009.0127 | en_US |
dc.identifier.journal | IET COMPUTERS AND DIGITAL TECHNIQUES | en_US |
dc.citation.volume | 5 | en_US |
dc.citation.issue | 3 | en_US |
dc.citation.spage | 160 | en_US |
dc.citation.epage | 168 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000290783100002 | - |
dc.citation.woscount | 10 | - |
顯示於類別: | 期刊論文 |