Title: A controllable low-power dual-port embedded SRAM for DSP processor
Authors: Yang, Hao-I
Chang, Ming-Hung
Lin, Tay-Jyi
Ou, Shih-Hao
Deng, Siang-Sen
Liu, Chih-Wei
Hwang, Wei
電子與資訊研究中心
Microelectronics and Information Systems Research Center
Issue Date: 2008
Abstract: In this paper, a low-power embedded memory module is designed for a multi-threaded DSP processor. A codesign of circuit and architecture technique is proposed. The technique includes three circuit schemes: controllable precharged bit-line, low voltage bit-line, and controllable data-retention power gating. Because the low-power control signals are generated by the DSP engine, the operating condition of the memory module can be arbitrarily adjusted by using software programming. The integration of low-power dual-port 8KB SRAM and the multi-threaded DSP engine is implemented in TSMC 130nm CMOS technology. By using these techniques, the overall access power reduction of the DSP core is around 15.30%-16.84%.
URI: http://hdl.handle.net/11536/930
ISBN: 978-1-4244-1656-1
Journal: MTTD 2007 TAIPEI: PROCEEDINGS OF 2007 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING (MTD '07)
Begin Page: 27
End Page: 30
Appears in Collections:Conferences Paper