完整後設資料紀錄
DC 欄位語言
dc.contributor.author陳明哲en_US
dc.contributor.authorCHEN MING-JERen_US
dc.date.accessioned2014-12-13T10:38:50Z-
dc.date.available2014-12-13T10:38:50Z-
dc.date.issued1996en_US
dc.identifier.govdocNSC85-2215-E009-048zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/95770-
dc.identifier.urihttps://www.grb.gov.tw/search/planDetail?id=234622&docId=43069en_US
dc.description.sponsorship行政院國家科學委員會zh_TW
dc.language.isozh_TWen_US
dc.subject靜電放電zh_TW
dc.subject鎖定zh_TW
dc.subject基座偏壓產生器zh_TW
dc.subject次微米超大型積體電路zh_TW
dc.subjectESDen_US
dc.subjectLatch-upen_US
dc.subjectSubstrate bias generatoren_US
dc.subjectSubmicron VLSIen_US
dc.title次微米互補式金氧半靜電放電及鎖定之實驗研究及防制zh_TW
dc.titleExperimental Study and Suppression of ESD/Latch-Up in Submicron CMOSen_US
dc.typePlanen_US
dc.contributor.department國立交通大學電子工程學系zh_TW
顯示於類別:研究計畫