标题: 异质整合Mixed-Signal/MEMS CMOS无线射频收发机设计研发---总计画(I)
Heterogeneous Mixed-Signal/MEMS CMOS Wireless Transceiver Design(I)
作者: 温?岸
WEN KUEI-ANN
国立交通大学电子工程学系及电子研究所
关键字: 微机电技术;感测器SoC 化;无线射频收发机;EDA 平台开发;Mixed?signal/MEMS CMOS technology;EDA flow;Multi?mode;multi?band RFtransceiver
公开日期: 2009
摘要: 近年來, 在新兴消费性产品带动、制程设计产业陸续投入MEMS 微机电技术,以标
准CMOS 技术为平台实现感测器SoC 化,可实现高品质,低成本之竞争优势,Mixed‐signal
MEMS CMOS 俨然成为半导体产业革命性技术。Mixed‐signal MEMS CMOS 实为将标准
CMOS 积体电路与MEMS 充分整合的发展技术。而Mixed‐signal MEMS CMOS 采用现有
的标准化IC 制程 (CMOS process)可将微电子电路以及MEMS 微细结构以相同的设计介
面整合在一个晶片之上。为Multi‐band, Multi‐mode (MBMO) wireless transceiver 设计,
提供了极为弹性且颇具发展潜力的整合制作方法。
本计画单位配合国家计画主题‘Heterogeneous Integration for Better Life’,开发可重
组式 Mixed‐signal/MEMS CMOS 无线射频收发机,从事異质SoC 整合设计研发。计画
团队温瓌岸教授、郑裕庭教授及郭建男教授具有长期合作执行国科会及工研院无线射
频接收机设计经验,总主持人温瓌岸教授近年參与于国科会SIPP 计画,与郑裕庭教授
及清华大学奈微所范龍生所长、李升宪教授合作从事Mixed‐signal MEMS CMOS 制程及
EDA 平台开发,成果斐然,获得多方鼓勵,李升宪教授于去年回国,加入清华大学奈
微所,具多年RF MEMS 开发经验,特邀请參与本计画,藉由以Mixed‐signal MEMS 制
程及设计流程之引进,将为Multi‐band, Multi‐mode 无线射频收发机之设计带來諸多创
新发展方向,此系本计画整合开发之主要原因,同时,依据现今无线通讯应用需求,
特以0.9G~10G Hz 涵概 GSM , DCS, GPS, PCS, Bluetooth, WLAN, WiMAX 及UWB 之设计
为具体技术目标。
整体分工合作架构为:
可重组式 Mixed‐signal/MEMS .9G~10GHz 射频前端设计
可重组式 Mixed‐signal/MEMS .9G~10GHz 射频接收端设计
可重组式 Mixed‐signal/MEMS .9G~10GHz 频率合成器设计
可重组式 Mixed‐signal/MEMS .9G~10GHz 射频传送端器设计
This proposal presents a heterogeneous integration of Mixed‐signal/MEMS CMOS
technology with a focus on RF applications of MEMS in the design of cellular handsets. A
novel, integrated, high‐Q tunable digital capacitor is discussed to demonstrate how
RF‐MEMS technology can be utilized to make high frequency components whose RF
characteristics can be adjusted during operation, allowing for the first time reconfiguration
of radio hardware under software control. It is concluded that as the consumer wireless
market continues to grow and evolve, product designers will remain under ever increasing
pressure to develop smaller, lighter, thinner products that are more functional,
energy‐efficient, and intuitive, and to do so faster and at lower cost. Although issues and
challenges persist, opportunities abound, and RF‐MEMS technology holds the promise of
being a key enabler of future generations of more highly converged, cognitive, and flexible.
The main project will cover the integrated design platform integration including device
characterizations, IP library construction as will as EDA flow establishment to provide the
design work to be synchronized to a single platform for easy verification and optimization.
Four subprojects are included to work for the reconfigurable Multi‐mode, multi‐band RF
transceiver design. The target design will be .9Ghz~10Hhz design which covers the
standards including GSM , DCS, GPS, PCS, Bluetooth, WLAN, WiMAX and UWB. Job
allocations for the four sub‐projects are:
Sub.1 Reconfigurable mixed‐signal/MEMS CMOS front end design
Sub.2 Reconfigurable mixed‐signal/MEMS CMOS receiver design
Sub.3 Reconfigurable mixed‐signal/MEMS CMOS frequency synthesizer end design
Sub.4 Reconfigurable mixed‐signal/MEMS CMOS transmitter design
官方说明文件#: NSC98-2220-E009-063
URI: http://hdl.handle.net/11536/101528
https://www.grb.gov.tw/search/planDetail?id=1910906&docId=316931
显示于类别:Research Plans