Title: Digital-to-analog converter (DAC) circuit and weight error estimation/calibration method thereof
Authors: Hong Hao-Chiao
Wang Yu-Shien
Issue Date: 16-Sep-2014
Abstract: The present invention discloses a DAC circuit and a weight error estimation/calibration method thereof. In the method, an output switching circuit dynamically selects several conversion cells (at least containing know weight conversion cells (KWCC)) as a reference conversion cell group (RCCG) from all conversion cells, and dynamically selects at least one unknown weight conversion cell (UWCC) from all UWCCs. An ADC digitalizes the difference of the output of RCCG and the sum of the outputs of the UWCCs, and inputs the result to a digital controller. The digital controller controls the input of the RCCG according to the output of the ADC to make the output of the RCCG approximate the output of the UWCC. The digital controller uses the outputs of the ADC to work out the actual weights of the UWCCs and stores the actual weights in a calibration memory.
Gov't Doc #: H03M001/10
URI: http://hdl.handle.net/11536/104345
Patent Country: USA
Patent Number: 08836554
Appears in Collections:Patents


Files in This Item:

  1. 08836554.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.