Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Cheng Huang-Chung | en_US |
dc.contributor.author | Huang Yu-Chih | en_US |
dc.contributor.author | Yang Po-Yu | en_US |
dc.contributor.author | Chiang Shin-Chuan | en_US |
dc.contributor.author | Li Huai-An | en_US |
dc.date.accessioned | 2014-12-16T06:13:55Z | - |
dc.date.available | 2014-12-16T06:13:55Z | - |
dc.date.issued | 2013-12-24 | en_US |
dc.identifier.govdoc | H01L029/10 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104416 | - |
dc.description.abstract | A top-gate transistor array substrate includes a transparent substrate with a plane, an ion release layer, a pixel array, and a first insulating layer. The ion release layer is disposed on the transparent substrate and completely covers the plane. The pixel array is disposed on the ion release layer and includes a plurality of transistors and a plurality of pixel electrodes. Each of the transistors includes a source, a drain, a gate and a MOS (metal oxide semiconductor) layer. The drain, the source and the MOS layer are disposed on the ion release layer. The pixel electrodes are electrically connected to the drains respectively. The gate is disposed above the MOS layer. The first insulating layer is disposed between the MOS layers and the gates. The MOS layer contacts the ion release layer. The ion release layer can release a plurality of ions into the MOS layers. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Top-gate transistor array substrate | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 08614444 | zh_TW |
Appears in Collections: | Patents |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.