標題: Method for making very low Vt metal-gate/high-κ CMOSFETs using self-aligned low temperature shallow junctions
作者: Chin
Albert
公開日期: 13-Jul-2010
摘要: This invention proposes a method for making very low threshold voltage (Vt) metal-gate/high-κ CMOSFETs using novel self-aligned low-temperature ultra shallow junctions with gate-first process compatible with VLSI. At 1.2 nm equivalent-oxide thickness (EOT), good effective work-function of 5.3 and 4.1 eV, low Vt of +0.05 and 0.03 V, high mobility of 90 and 243 cm2/Vs, and small 85° C. bias-temperature-instability <32 mV (10 MV/cm, 1 hr) are measured for p- and n-MOS.
官方說明文件#: H01L021/22
H01L021/38
H01L021/00
H01L021/84
H01L021/338
URI: http://hdl.handle.net/11536/104711
專利國: USA
專利號碼: 07754551
Appears in Collections:Patents


Files in This Item:

  1. 07754551.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.