標題: Staggered source/drain and thin-channel TFT structure and fabrication method thereof
作者: Chang
Kow-Ming
Lin
Gin-Min
公開日期: 16-Mar-2010
摘要: This invention relates to a process for fabricating a staggered source/drain and thin-channel TFT structure, which simplifies the conventional process for fabricating the structure by decreasing the number of mask steps and achieving better results at suppressing the electric field near the drain junction and reducing the leakage current. The process comprises (1) re-crystallizing a-Si into poly-Si (02), which is performed by depositing an a-Si layer on a substrate and then applying a general photolithographic step and a RIE etching step for defining the amorphous Si islands provided with higher regions and lower regions, wherein the residual width of the thin channel of the a-Si is about 5 to 200 nm after etching; then the a-Si is changed into poly-Si (02) after a subsequent annealing; (2) defining the gate region (05), source/drain region (07) and the channel; (3) applying the implantation; and (4) applying the connection.
官方說明文件#: H01L021/00
H01L021/84
URI: http://hdl.handle.net/11536/104728
專利國: USA
專利號碼: 07678623
Appears in Collections:Patents


Files in This Item:

  1. 07678623.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.