完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Wei-Zen | en_US |
dc.contributor.author | Wei, Chin-Yuan | en_US |
dc.date.accessioned | 2014-12-16T06:15:58Z | - |
dc.date.available | 2014-12-16T06:15:58Z | - |
dc.date.issued | 2008-04-10 | en_US |
dc.identifier.govdoc | H03D003/24 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/105608 | - |
dc.description.abstract | The present invention discloses a fast-locked clock and data recovery circuit, which adopts a 2× oversampling technology and comprises: a multi phase-outputting phase-locked loop generating a plurality of phases θi; a phase interpolator synthesizing the obtained phases θn and θn+2 into a sampling phase Φn based on the weighting coefficient k; a phase detector detects the phase lead or lag between the input data and the sampling phase and generates an up/down signal; and a phase search engine update the weighting coefficient and modulate the sampling phase according to the up/down correction signals. Further, the present invention proposes a data recovery circuit implementing a binary search method and a 2× oversampling method, whereby the time for clock locking can be greatly reduced. Furthermore, the present invention utilizes a multi-phase time-sharing parallel sampling technology to achieve high-speed operation and low power consumption. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Fast-locked clock and data recovery circuit and the method thereof | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 20080084955 | zh_TW |
顯示於類別: | 專利資料 |