完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Wei-Zenen_US
dc.contributor.authorWei, Chin-Yuanen_US
dc.date.accessioned2014-12-16T06:15:58Z-
dc.date.available2014-12-16T06:15:58Z-
dc.date.issued2008-04-10en_US
dc.identifier.govdocH03D003/24zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/105608-
dc.description.abstractThe present invention discloses a fast-locked clock and data recovery circuit, which adopts a 2× oversampling technology and comprises: a multi phase-outputting phase-locked loop generating a plurality of phases θi; a phase interpolator synthesizing the obtained phases θn and θn+2 into a sampling phase Φn based on the weighting coefficient k; a phase detector detects the phase lead or lag between the input data and the sampling phase and generates an up/down signal; and a phase search engine update the weighting coefficient and modulate the sampling phase according to the up/down correction signals. Further, the present invention proposes a data recovery circuit implementing a binary search method and a 2× oversampling method, whereby the time for clock locking can be greatly reduced. Furthermore, the present invention utilizes a multi-phase time-sharing parallel sampling technology to achieve high-speed operation and low power consumption.zh_TW
dc.language.isozh_TWen_US
dc.titleFast-locked clock and data recovery circuit and the method thereofzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20080084955zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 20080084955.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。