完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.contributor.author | Lin, Yu-Wei | en_US |
dc.date.accessioned | 2014-12-16T06:16:10Z | - |
dc.date.available | 2014-12-16T06:16:10Z | - |
dc.date.issued | 2006-12-14 | en_US |
dc.identifier.govdoc | G06F015/00 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/105678 | - |
dc.description.abstract | The invention proposes a pipelined FFT processor for UWB system, comprising a first module for implementing radix-2 FFT algorithm; a second module is to realize radix-8 FFT algorithm; a third module is to realize radix-8 FFT algorithm; a plurality of conjugate blocks; a division block; and a plurality of multiplexers. The proposed pipelined FFT architecture called Mixed-Radix Multi-Path Delay Feedback (MRMDF) can provide higher throughput rate by using the multi-data-path scheme. The high-radix FFT algorithm is also realized in our processor to reduce the number of complex multiplications. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | High-throughput pipelined FFT processor | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 20060282764 | zh_TW |
顯示於類別: | 專利資料 |