完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLi, Chih-Hungen_US
dc.contributor.authorPeng, Wen-Hsiaoen_US
dc.contributor.authorChiang, Tihaoen_US
dc.date.accessioned2014-12-08T15:14:51Z-
dc.date.available2014-12-08T15:14:51Z-
dc.date.issued2007-02-01en_US
dc.identifier.issn0098-3063en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCE.2007.339527en_US
dc.identifier.urihttp://hdl.handle.net/11536/11202-
dc.description.abstractIn this paper, we propose an efficient memory sub-system and a constant-rate bumping process for a H.264/AVC decoder conforming to High profile@ Level 4. To efficiently utilize the throughput of external DRAM a synchronization buffer is employed as a bridge for reformatting the read/write data exchanged between the on-chip hardware and the off-chip DRAM In addition, we optimize the issues of read/write commands and adaptively enable the auto-precharge function by monitoring the motion information of a submacroblock. Furthermore, a regulation buffer with size comparable to the decoded picture buffer is created to ensure a constant output rate of decoded pictures for any conformed prediction structures. Along with other modules, the proposed scheme is verified at system level using transaction level modeling (TLM) technique. Statistical results show that synchronization buffer of larger block size provides higher memory efficiency, less access cycles and power dissipation. However, the granularity of 8x8 block size provides better trade-off among cost, efficiency, power, and real-time requirement.en_US
dc.language.isoen_USen_US
dc.subjectH.264/AVCen_US
dc.subjectDRAM controlleren_US
dc.subjectbumping processen_US
dc.subjecttransaction level modelingen_US
dc.titleDesign of memory sub-system with constant-rate bumping process for H.264/AVC decoderen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCE.2007.339527en_US
dc.identifier.journalIEEE TRANSACTIONS ON CONSUMER ELECTRONICSen_US
dc.citation.volume53en_US
dc.citation.issue1en_US
dc.citation.spage209en_US
dc.citation.epage217en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000245420800036-
dc.citation.woscount4-
顯示於類別:期刊論文


文件中的檔案:

  1. 000245420800036.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。