標題: Enhanced planar poly-Si TFT EEPROM cell for system on panel applications
作者: Liu, Po-Tsun
Huang, C. S.
Chen, C. W.
光電工程學系
顯示科技研究所
Department of Photonics
Institute of Display
公開日期: 2007
摘要: In this work an enhanced electrically erasable programmable read-only memory (EEPROM) device comprised of twin low-temperature poly-Si thin-film transistors (TFTs) was fabricated for potential application to system-on-panel technology. Also, two kinds of memory devices with different overlap areas were developed to investigate the gate-coupling effect. The memory window of 4.8 and 4 V can be obtained at a programming voltage of 18 V, separately, for the fully overlapped EEPROM and the one with a 1 mu m length overlap between the gate and source/drain. The excellent memory characteristics of the fully overlapped TFT EEPROM cell are attributed to the enhanced gate-coupling ratio by maximizing the overlap coverage between the gate electrode and the source/drain regions. (c) 2007 The Electrochemical Society.
URI: http://hdl.handle.net/11536/11361
http://dx.doi.org/10.1149/1.2739214
ISSN: 1099-0062
DOI: 10.1149/1.2739214
期刊: ELECTROCHEMICAL AND SOLID STATE LETTERS
Volume: 10
Issue: 8
起始頁: J89
結束頁: J91
顯示於類別:期刊論文