標題: Parallel scrambler for high-speed applications
作者: Lin, Chih-Hsien
Chen, Chih-Ning
Wang, You-Jiun
Hsiao, Ju-Yuan
Jou, Shyh-Jye
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: parallel scrambler;register;XOR
公開日期: 1-Jul-2006
摘要: In order to improve the speed limitation of serial scrambler, we propose a new parallel scrambler architecture and circuit to overcome the limitation of serial scrambler. A very systematic parallel scrambler design methodology is first proposed. The critical path delay is only one D-register and one XOR gate of two inputs. Thus, it is superior to other proposed circuits in high-speed applications. A new DET D-register with embedded XOR operation is used as a basic circuit block of the parallel scrambler. Measurement results show the proposed parallel scrambler can operate in 40 Gbps with 16 outputs in TSMC 0.18-mu m CMOS process.
URI: http://dx.doi.org/10.1109/TCSII.2006.875316
http://hdl.handle.net/11536/12050
ISSN: 1057-7130
DOI: 10.1109/TCSII.2006.875316
期刊: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS
Volume: 53
Issue: 7
起始頁: 558
結束頁: 562
Appears in Collections:Articles


Files in This Item:

  1. 000239263900010.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.