完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Chen-Yangen_US
dc.contributor.authorWong, Cheng-Chien_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.date.accessioned2015-07-21T08:28:03Z-
dc.date.available2015-07-21T08:28:03Z-
dc.date.issued2015-01-01en_US
dc.identifier.issn1549-7747en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSII.2014.2362733en_US
dc.identifier.urihttp://hdl.handle.net/11536/124249-
dc.description.abstractThis brief presents an area-efficient turbo decoder based on the reciprocal dual trellis. In this brief, the radix-4 structure is introduced into the reciprocal dual trellis for throughput enhancement, and a sign-arrangement technique is developed to simplify the hardware and reduce the critical path of the recursion metric unit. To further reduce the hardware complexity, a time-multiplexing method with no degradation of throughput is also presented to save half of the extrinsic units, leading to a 15% hardware reduction of the soft-in/soft-out decoder. After implementation by CMOS 90-nm process, the proposed turbo decoder containing 600 k-gates and 152-kb SRAM can achieve 425 Mb/s with 310-mW power consumption at 8/9 code rate. The post-simulation results show that the proposed methods provide a hardware-efficient solution for turbo decoders exploiting high-code-rate operations.en_US
dc.language.isoen_USen_US
dc.subjectArea-efficienten_US
dc.subjecthigh code rateen_US
dc.subjectreciprocal dual trellisen_US
dc.subjectturbo decoderen_US
dc.titleAn Area Efficient Radix-4 Reciprocal Dual Trellis Architecture for a High-Code-Rate Turbo Decoderen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSII.2014.2362733en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFSen_US
dc.citation.volume62en_US
dc.citation.spage65en_US
dc.citation.epage69en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000347326200014en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文