完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Chia-Hsiangen_US
dc.contributor.authorChou, Chun-Weien_US
dc.contributor.authorHsu, Chia-Shenen_US
dc.contributor.authorChen, Chiao-Enen_US
dc.date.accessioned2015-07-21T08:29:27Z-
dc.date.available2015-07-21T08:29:27Z-
dc.date.issued2015-04-01en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2015.2388831en_US
dc.identifier.urihttp://hdl.handle.net/11536/124463-
dc.description.abstractGeneralized triangular decomposition (GTD) has been found to be useful in the field of signal processing, but the feasibility of the related hardware has not yet been established. This paper presents (for the first time) a GTD processor architecture with a parallel algorithm. The proposed parallel GTD algorithm achieves an increase in speed of up to 1.66 times, compared to the speed of its conventional sequential counterpart for an 8x8 matrix. For hardware implementation, the proposed reconfigurable architecture is capable of computing singular value decomposition (SVD), geometric mean decomposition (GMD), and GTD for matrix sizes from 1x1 to 8x8. The proposed GTD processor is composed of 16 processing cores in a heterogeneous systolic array. Computations are distributed over area-efficient coordinate rotation digital computers (CORDICs) to achieve a high throughput. To establish the validity of the concept, a GTD processor was designed and implemented. The latency constraint of 16 mu s specified in the 802.11ac standard is adopted for the hardware realization. The proposed design achieves a maximum throughput of 83.3k matrices/s for an 8x8 matrix at 112.4 MHz. The estimated power and core area are 172.7 mW and 1.96 mm(2), respectively, based on standard 90 nm CMOS technology.en_US
dc.language.isoen_USen_US
dc.subjectGeneralized triangular decomposition (GTD)en_US
dc.subjectgeometric mean decomposition (GMD)en_US
dc.subjectmultiple-input multiple-output (MIMO)en_US
dc.subjectreconfigurable architectureen_US
dc.titleA Systolic Array Based GTD Processor With a Parallel Algorithmen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSI.2015.2388831en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume62en_US
dc.citation.spage1099en_US
dc.citation.epage1108en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000352288800019en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文