標題: | A 16-mW 8-Bit 1-GS/s Digital-Subranging ADC in 55-nm CMOS |
作者: | Chung, Yung-Hui Wu, Jieh-Tsorng 電機工程學系 Department of Electrical and Computer Engineering |
關鍵字: | Analog-to-digital conversion (ADC);CMOS;comparator (circuits);offset calibration;subranging (sub-R) ADC |
公開日期: | 1-三月-2015 |
摘要: | This paper presents a digital-subranging (sub-R) analog-to-digital conversion (ADC) architecture to improve the operation speed of sub-R ADCs. Long latency between coarse and fine conversions will slow down the conventional sub-R ADCs. The proposed digital-sub-R uses digital circuits to implement the sub-R function and shorten this latency, thus benefits the CMOS scaling. Furthermore, the dynamic comparators are used to save more ADC power consumption. Their accuracy is improved by the proposed pseudodifferential offset calibration loop. The digital-sub-R also helps to reduce the dynamic offset of the fine comparators caused by the input common-mode variation. Fabricated using a 55-nm CMOS technology, the reported 8-bit 1-GS/s ADC consumes only 16 mW from a 1.2 V supply. Measured signal-to-noise ratio (SNR) and spurious free dynamic range (SFDR) are 46 and 55 dB, respectively. Measured effective number of bits (ENOB) is seven bits at 10-MHz input frequency. At Nyquist input, the ENOB performance of 6.3 bits is still maintained. Its figure-of-merit is 197-fJ/conversion-step. |
URI: | http://dx.doi.org/10.1109/TVLSI.2014.2312211 http://hdl.handle.net/11536/124565 |
ISSN: | 1063-8210 |
DOI: | 10.1109/TVLSI.2014.2312211 |
期刊: | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS |
Volume: | 23 |
起始頁: | 557 |
結束頁: | 566 |
顯示於類別: | 期刊論文 |