標題: | Cycling-Induced SET-Disturb Failure Time Degradation in a Resistive Switching Memory |
作者: | Chung, Yueh-Ting Su, Po-Cheng Cheng, Yu-Hsuan Wang, Tahui Chen, Min-Cheng Lu, Chih-Yuan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | RRAM;SET-disturb;degradation;over-SET |
公開日期: | 1-Feb-2015 |
摘要: | A new degradation mode with respect to write-disturb failure time due to SET/RESET cycling in a tungsten oxide resistive random access memory is reported. In a crossbar array memory, we find that a write-disturb failure time in high resistance state reduces suddenly by several orders of magnitude after certain SET/RESET cycles. This abrupt degradation is believed due to the creation of a new soft breakdown path in a switching dielectric by cycling stress. Although a memory window still remains after the degradation, the occurrence probability of over-SET state increases significantly. This cycling-induced degradation mode imposes a serious constraint on the number of SET-disturb pulses and thus an endurance cycle number in a resistive switching memory. |
URI: | http://dx.doi.org/10.1109/LED.2014.2385072 http://hdl.handle.net/11536/124577 |
ISSN: | 0741-3106 |
DOI: | 10.1109/LED.2014.2385072 |
期刊: | IEEE ELECTRON DEVICE LETTERS |
Volume: | 36 |
起始頁: | 135 |
結束頁: | 137 |
Appears in Collections: | Articles |