標題: An Ultra-Low Voltage Hearing Aid Chip using Variable-Latency Design Technique
作者: Chang, Kuo-Chiang
Luo, Shien-Chun
Huang, Ching-Ji
Liu, Chih-Wei
Chu, Yuan-Hua
Jou, Shyh-Jye
電機工程學系
Department of Electrical and Computer Engineering
公開日期: 1-一月-2014
摘要: This paper presents a low-power hearing aid chip which operates under near-threshold voltage region to minimize energy consumption. The proposed variable-latency design technique compensates the performance degradation under ultra-low voltage, while the proposed FIR filter computing datapath improves the energy efficiency for filter bank computation in hearing aids. The hearing aid system composed of four heterogeneous processing elements to optimize the flexibility and power consumption. The overall system was fabricated in TSMC 65nm LP process. The measured results show that the power consumption achieves 500 mu W at 0.5V and 6 MHz.
URI: http://hdl.handle.net/11536/124908
ISBN: 978-1-4799-3432-4
ISSN: 0271-4302
期刊: 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)
起始頁: 2543
結束頁: 2546
顯示於類別:會議論文