完整後設資料紀錄
DC 欄位語言
dc.contributor.authorSu, Ming-Chiuanen_US
dc.contributor.authorChen, Wei-Zenen_US
dc.contributor.authorWu, Pei-Sien_US
dc.contributor.authorChen, Yu-Hsianen_US
dc.contributor.authorLee, Chao-Chengen_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.date.accessioned2015-07-21T08:31:06Z-
dc.date.available2015-07-21T08:31:06Z-
dc.date.issued2013-01-01en_US
dc.identifier.isbn978-1-4673-6146-0en_US
dc.identifier.issnen_US
dc.identifier.urihttp://hdl.handle.net/11536/125072-
dc.description.abstractA 10Gbps, 1/5-rate burst mode clock and data recovery (BMCDR) circuit is proposed. The BMCDR is reconfigurable between data gating mode and phase tracking mode to achieve instantaneous phase-locking with jitter suppression for 10 GPON. Incorporating a 1/5-rate CDR with 1: 5 demultiplexer, it achieves a high energy efficiency of 1.24pJ/bit. With a 4MHz, 0.22UI(pp) input data jitter, the recovered clock jitter at 2GHz is 2.94ps(rms). The prototype chip is fabricated in UMC 55nm CMOS technology. Chip size is 200x150 mu m(2).en_US
dc.language.isoen_USen_US
dc.titleA 10Gbps, 1.24pJ/bit, Burst-Mode Clock and Data Recovery with Jitter Suppressionen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000350887800068en_US
dc.citation.woscount0en_US
顯示於類別:會議論文