標題: A novel self-aligned highly reliable sidewall split-gate flash memory
作者: Cho, CYS
Chen, MJ
Chen, CF
Tuntasood, P
Fan, DT
Liu, TY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: flash memory;MOSFETs;NAND;NOR;overerase;poly erase;sidewall;source-side injection;split-gate
公開日期: 1-三月-2006
摘要: A self-aligned sidewall split-gate Flash memory cell is fabricated with overerase immunity. Particularly, the sidewall corner of the floating-gate is deliberately rounded to release the electric field lines encountered in the poly-to-poly erase. The unit cell size of 12.7 F-2 (F is the feature size), formed in a 32-Mb NOR architecture, and the acceptable erase speed of 20 ms for block erase (512 K bits, 16 pages) are quite competitive. Endurance cycles up to 105 confirm the novel cell to be highly reliable as compared with the conventional source-side erase scheme. The bake experiment at 250 degrees C before and after program/erase cycles indicates the cell not only free of extrinsic defects in the manufacturing process but also experiencing excellent retention characteristics. Disturb effects during the programming and read-out operations are examined in detail and the operating conditions for disturbs inhibition are readily determined. We eventually elaborate on the differences between the proposed cell structure and existing ones, as well as on the NAND architecture application.
URI: http://dx.doi.org/10.1109/TED.2005.863764
http://hdl.handle.net/11536/12531
ISSN: 0018-9383
DOI: 10.1109/TED.2005.863764
期刊: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 53
Issue: 3
起始頁: 465
結束頁: 473
顯示於類別:期刊論文


文件中的檔案:

  1. 000235585700009.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。