Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Chang, Yao-Yen | en_US |
dc.contributor.author | Ko, Cheng-Ta | en_US |
dc.contributor.author | Yu, Tsung-Han | en_US |
dc.contributor.author | Hsieh, Yu-Sheng | en_US |
dc.contributor.author | Chen, Kuan-Neng | en_US |
dc.date.accessioned | 2015-12-02T02:59:12Z | - |
dc.date.available | 2015-12-02T02:59:12Z | - |
dc.date.issued | 2015-06-01 | en_US |
dc.identifier.issn | 1530-4388 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TDMR.2015.2397698 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/127915 | - |
dc.description.abstract | Equations of the electric field, surface charge, and silicon capacitance with respect to the surface potential of single through-silicon via (TSV) are derived by Poisson\'s equation. Four kinds of charges such as the electrons, holes, and ionized donor/acceptor charges in the p-type silicon substrate are brought into the equations. The numerical results of the surface charge show identical plots to planar MOS capacitor when the TSV radius is larger than 1 mu m. After presenting the fundamental C-V characteristics of one TSV capacitor, a simple design for gaining a stable low TSV capacitance value within a wide operating window (vertical bar V-ow vertical bar = 20 V) is proposed. Cu TSVs in this design are then demonstrated in the scheme of the wafer-level Cu/Sn to BCB hybrid bonding. The design gives the rational power consumption and delay, and the guideline for physical IC design is described in this paper. Without the oxide-trapped charge Q(ot) engineering in TSV oxide liner, neither considerations of the V-FB shifts nor the doping-type selection in silicon substrate, the design facilitates IC engineers to plan the high-speed TSVs at a specific location and to save the cost from TSV engineering simultaneously. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | C-V characteristics | en_US |
dc.subject | modeling | en_US |
dc.subject | three-dimensional integrated circuit (3DIC) | en_US |
dc.subject | through-silicon via (TSV) | en_US |
dc.title | Modeling and Characterization of TSV Capacitor and Stable Low-Capacitance Implementation for Wide-I/O Application | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TDMR.2015.2397698 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY | en_US |
dc.citation.volume | 15 | en_US |
dc.citation.spage | 129 | en_US |
dc.citation.epage | 135 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000356174400001 | en_US |
dc.citation.woscount | 0 | en_US |
Appears in Collections: | Articles |