完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Yao-Yenen_US
dc.contributor.authorKo, Cheng-Taen_US
dc.contributor.authorYu, Tsung-Hanen_US
dc.contributor.authorHsieh, Yu-Shengen_US
dc.contributor.authorChen, Kuan-Nengen_US
dc.date.accessioned2015-12-02T02:59:12Z-
dc.date.available2015-12-02T02:59:12Z-
dc.date.issued2015-06-01en_US
dc.identifier.issn1530-4388en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TDMR.2015.2397698en_US
dc.identifier.urihttp://hdl.handle.net/11536/127915-
dc.description.abstractEquations of the electric field, surface charge, and silicon capacitance with respect to the surface potential of single through-silicon via (TSV) are derived by Poisson\'s equation. Four kinds of charges such as the electrons, holes, and ionized donor/acceptor charges in the p-type silicon substrate are brought into the equations. The numerical results of the surface charge show identical plots to planar MOS capacitor when the TSV radius is larger than 1 mu m. After presenting the fundamental C-V characteristics of one TSV capacitor, a simple design for gaining a stable low TSV capacitance value within a wide operating window (vertical bar V-ow vertical bar = 20 V) is proposed. Cu TSVs in this design are then demonstrated in the scheme of the wafer-level Cu/Sn to BCB hybrid bonding. The design gives the rational power consumption and delay, and the guideline for physical IC design is described in this paper. Without the oxide-trapped charge Q(ot) engineering in TSV oxide liner, neither considerations of the V-FB shifts nor the doping-type selection in silicon substrate, the design facilitates IC engineers to plan the high-speed TSVs at a specific location and to save the cost from TSV engineering simultaneously.en_US
dc.language.isoen_USen_US
dc.subjectC-V characteristicsen_US
dc.subjectmodelingen_US
dc.subjectthree-dimensional integrated circuit (3DIC)en_US
dc.subjectthrough-silicon via (TSV)en_US
dc.titleModeling and Characterization of TSV Capacitor and Stable Low-Capacitance Implementation for Wide-I/O Applicationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TDMR.2015.2397698en_US
dc.identifier.journalIEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITYen_US
dc.citation.volume15en_US
dc.citation.spage129en_US
dc.citation.epage135en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000356174400001en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文