完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | He, Wen-Quan | en_US |
dc.contributor.author | Chen, Yuan-Ho | en_US |
dc.contributor.author | Jou, Shyh-Jye | en_US |
dc.date.accessioned | 2015-12-02T02:59:17Z | - |
dc.date.available | 2015-12-02T02:59:17Z | - |
dc.date.issued | 2015-08-01 | en_US |
dc.identifier.issn | 1549-8328 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSI.2015.2440731 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/128006 | - |
dc.description.abstract | This study developed a high accuracy dynamic error-compensation circuit for fixed-width Booth multipliers based on probability and computer simulation (PACS). PACS begins by generating several potential solutions based on both conditional and expected probability, whereupon the accuracy of the solutions is verified using computer simulation and the solution with the highest accuracy is selected. In addition to being highly accurate, the proposed PACS approach is area-effective. This study used the TSMC 0.18-mu m CMOS to fabricate a 16-bit Booth multiplier with an operating frequency of 100 MHz and power consumption of 6.7 mW. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Booth encoder | en_US |
dc.subject | dynamic error-compensation | en_US |
dc.subject | fixed-width multiplier | en_US |
dc.subject | mathematical probable model | en_US |
dc.title | High-Accuracy Fixed-Width Booth Multipliers Based on Probability and Simulation | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSI.2015.2440731 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | en_US |
dc.citation.volume | 62 | en_US |
dc.citation.spage | 2052 | en_US |
dc.citation.epage | 2061 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000358616100017 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |