標題: | Jointly Designed Nonbinary LDPC Convolutional Codes and Memory-Based Decoder Architecture |
作者: | Lin, Chia-Lung Chen, Chih-Lung Chang, Hsie-Chia Lee, Chen-Yi 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Convolutional codes;error correction;nonbinary low-density parity-check (NB-LDPC) convolutional codes;VLSI |
公開日期: | 1-Oct-2015 |
摘要: | In this paper, a design approach for architecture-aware nonbinary low-density parity-check convolutional codes (NB-LDPC-CCs) is presented to jointly optimizes the code performance and decoder complexity for achieving high energy-efficiency decoder. The proposed NB-LDPC-CCs not only feature simple structure and low degree, but also compete with other published NB-LDPC-CCs on error-correction capability. With these codes, we present a memory-based layered decoder architecture, where the computation units and the scheduling of the computations are optimized to increase energy efficiency. To demonstrate the feasibility of proposed techniques, a time-varying (50,2,4) NB-LDPC-CC over GF(256) is constructed, and associated decoder is implemented in 90 nm CMOS. The code can reach BER = 10(-5) at SNR = 0.9 dB, and support multi code rates with puncturing. Comparing with the state-of-the-art designs, the proposed decoder can save 74% power under the same number of iterations, making it suitable for emerging Internet of Things (IoT) applications. |
URI: | http://dx.doi.org/10.1109/TCSI.2015.2471575 http://hdl.handle.net/11536/128258 |
ISSN: | 1549-8328 |
DOI: | 10.1109/TCSI.2015.2471575 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS |
Volume: | 62 |
Issue: | 10 |
起始頁: | 2523 |
結束頁: | 2532 |
Appears in Collections: | Articles |