標題: | Jitter Compensation Technique for Continuous-Time Sigma-Delta Modulator |
作者: | Chen, Zong-Yi Hung, Chung-Chih 電機資訊學士班 Undergraduate Honors Program of Electrical Engineering and Computer Science |
公開日期: | 1-一月-2014 |
摘要: | This paper proposes a new compensation technique to reduce the clock jitter effects for the continuous-time sigma-delta (CT-Sigma Delta) modulator by using divided-by-n (D-N) feedback DAC waveform. There are two types of clock jitter: independent clock jitter (random jitter) and accumulated clock jitter (deterministic jitter). This technique provides a useful approach to solve one of the critical non-idealities, independent clock jitter, in the CT-Sigma Delta modulator without increasing the speed requirement of the modulator as well as the complexity of system and circuit design. This technique can be implemented with the proposed DLL-based clock generator. The results prove the effectiveness of this new compensation technique for independent clock jitter. |
URI: | http://hdl.handle.net/11536/128601 |
ISBN: | 978-1-4799-5230-4 |
ISSN: | |
期刊: | 2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS) |
起始頁: | 423 |
結束頁: | 426 |
顯示於類別: | 會議論文 |