標題: High-performance sidewall damascened tri-gate poly-si TFTs with the strain proximity free technique and stress memorization technique
作者: Hsieh, Dong-Ru
Kuo, Po-Yi
Lin, Jer-Yi
Chen, Yi-Hsuan
Chang, Tien-Shun
Chao, Tien-Sheng
電子物理學系
光電工程學系
Department of Electrophysics
Department of Photonics
關鍵字: sidewall damascened technique;tri-gate;thin-film transistor;strain proximity free technique;stress memorization technique;rapid thermal annealing;three dimensional integrated circuits
公開日期: 二月-2017
摘要: In this paper, strained channel-sidewall damascened tri-gate polycrystalline silicon thin-film transistors (SC-SWDTG TFTs) have been successfully fabricated and then demonstrated by an innovative process flow. This process flow without the use of advanced lithography processes combines the sidewall damascened technique (SWDT) and two strain techniques, namely, the strain proximity free technique (SPFT), and the stress memorization technique (SMT), in the poly-Si channels. It has some advantages: (1) the channel shapes and dimensions can be effectively controlled by the wet etching processes and the deposition thickness of the tetraethoxysilane (TEOS) oxide; (2) the source/drain (S/D) resistance can be significantly decreased by the formation of the raised S/D structures; (3) the SPFT, SMT, and the rapid thermal annealing (RTA) treatment can enhance the performance of the SC-SWDTG TFTs without the limitation of the highly scaling stress liner thickness in deep-submicron TFTs. Thus, the SC-SWDTG TFTs exhibit a steep subthreshold swing (S.S.) similar to 110mV/dec., an extremely small drain induced barrier lowing (DIBL) similar to 12.2mVV(-1), and a high on/off ratio similar to 10(7) (V-D = 1V) without plasma treatments for future three-dimensional integrated circuits (3D ICs) applications.
URI: http://dx.doi.org/10.1088/1361-6641/32/2/025004
http://hdl.handle.net/11536/133192
ISSN: 0268-1242
DOI: 10.1088/1361-6641/32/2/025004
期刊: SEMICONDUCTOR SCIENCE AND TECHNOLOGY
Volume: 32
Issue: 2
顯示於類別:期刊論文