標題: ESD Protection Design With Stacked High-Holding-Voltage SCR for High-Voltage Pins in a Battery-Monitoring IC
作者: Dai, Chia-Tsen
Ker, Ming-Dou
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Electrostatic discharge (ESD);holding voltage;latchup-free immunity;silicon-controlled rectifier (SCR)
公開日期: May-2016
摘要: For high-voltage (HV) applications, the electrostatic discharge (ESD) protection design using a traditional HV device, such as laterally diffused MOSFETs, usually consumes large silicon area to meet sufficient ESD specification. In this paper, an area-efficient ESD protection design with stacked highholding- voltage silicon-controlled rectifier (HHVSCR) is proposed and verified in a 0.25-mu m 5/60 V Bipolar-CMOS-DMOS process. The proposed HHVSCR is fabricated in low-voltage wells and has the characteristics of HHV and high failure current with the same silicon area as the traditional SCR. From the experimental results, the proposed HHVSCR stacking structure can fit the desired ESD protection design window for the 60 V pins of a battery-monitoring IC and successfully protect these 60 V pins against 7-kV human-body-mode ESD stress.
URI: http://dx.doi.org/10.1109/TED.2016.2544382
http://hdl.handle.net/11536/133639
ISSN: 0018-9383
DOI: 10.1109/TED.2016.2544382
期刊: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 63
Issue: 5
起始頁: 1996
結束頁: 2002
Appears in Collections:Articles