標題: Dynamic Error-Compensated Fixed-Width Booth Multiplier Based on Conditional-Probability of Input Series
作者: He, Wen-Quan
Chen, Yuan-Ho
Jou, Shyh-Jye
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Fixed-width multiplier;Booth encoder;Mathematical probable model;Dynamic error compensation
公開日期: Aug-2016
摘要: This paper proposes a dynamic error-compensated circuit for a fixed-width Booth multiplier based on the conditional probability of input series (CPIS), which enables high-speed operation and low circuit overhead. The dynamic compensated value is produced directly from the multiplier of input series simultaneously with the Booth encoder and therefore does not affect the critical path. The compensated formula is derived using a mathematical probability model, rather than time-consuming simulation. This formula is a function of bit-length of the multiplier; thus, the compensated circuit is easily implemented for bit-length of 32, 64, or longer. Accuracy-efficiency, which indicates the signal-to-noise ratio per unit area and unit delay, is included for ease of comparison. Compared with previous works, the greatest advantage of the proposed CPIS is high speed. Furthermore, the proposed CPIS achieves higher accuracy-efficiency. Implemented using the TSMC 0.18-m CMOS process, the proposed 32-bit Booth multiplier has an operation frequency of 50 MHz with power consumption of 7.3 mW.
URI: http://dx.doi.org/10.1007/s00034-015-0186-2
http://hdl.handle.net/11536/133876
ISSN: 0278-081X
DOI: 10.1007/s00034-015-0186-2
期刊: CIRCUITS SYSTEMS AND SIGNAL PROCESSING
Volume: 35
Issue: 8
起始頁: 2972
結束頁: 2991
Appears in Collections:Articles