Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Chou, Fang-Ting | en_US |
dc.contributor.author | Chen, Zong-Yi | en_US |
dc.contributor.author | Chu, Hsing-Chien | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2017-04-21T06:49:03Z | - |
dc.date.available | 2017-04-21T06:49:03Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4799-8391-9 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134690 | - |
dc.description.abstract | This paper proposes a new architecture of 12-bit current-steering digital-to-analog converter (DAC) with novel biasing scheme. In the proposed DAC, two 6-bit binary-weighted current source arrays are designed with two reference currents. The technique allows significant area savings without impairing static accuracy. The paper also presents a method to generate dual reference currents, whose design is compact and consumes low static power. The active area of the 12-bit DAC is 0.36mm(2) approximately. This chip was fabricated by a standard 0.18 mu m CMOS technology, and consumes 38mW at 180MS/s update rate with 1.8V supply voltage. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | digital-to-analog converter | en_US |
dc.subject | reference current | en_US |
dc.title | A Novel 12-bit Current-Steering DAC with Two Reference Currents | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | en_US |
dc.citation.spage | 1022 | en_US |
dc.citation.epage | 1025 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000371471001076 | en_US |
dc.citation.woscount | 0 | en_US |
Appears in Collections: | Conferences Paper |