完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChou, Fang-Tingen_US
dc.contributor.authorChen, Zong-Yien_US
dc.contributor.authorChu, Hsing-Chienen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2017-04-21T06:49:03Z-
dc.date.available2017-04-21T06:49:03Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4799-8391-9en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/134690-
dc.description.abstractThis paper proposes a new architecture of 12-bit current-steering digital-to-analog converter (DAC) with novel biasing scheme. In the proposed DAC, two 6-bit binary-weighted current source arrays are designed with two reference currents. The technique allows significant area savings without impairing static accuracy. The paper also presents a method to generate dual reference currents, whose design is compact and consumes low static power. The active area of the 12-bit DAC is 0.36mm(2) approximately. This chip was fabricated by a standard 0.18 mu m CMOS technology, and consumes 38mW at 180MS/s update rate with 1.8V supply voltage.en_US
dc.language.isoen_USen_US
dc.subjectdigital-to-analog converteren_US
dc.subjectreference currenten_US
dc.titleA Novel 12-bit Current-Steering DAC with Two Reference Currentsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage1022en_US
dc.citation.epage1025en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000371471001076en_US
dc.citation.woscount0en_US
顯示於類別:會議論文