完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Yu-Min | en_US |
dc.contributor.author | Chen, Chun | en_US |
dc.contributor.author | Song, JiaXing | en_US |
dc.contributor.author | Pan, Kuan-Te | en_US |
dc.date.accessioned | 2017-04-21T06:48:48Z | - |
dc.date.available | 2017-04-21T06:48:48Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-3-9815-3704-8 | en_US |
dc.identifier.issn | 1530-1591 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134694 | - |
dc.description.abstract | In this work, a three-dimensional partitioning-based force-directed placer is developed to minimize coupling noise between through silicon vias (TSVs) in three-dimensional integrated circuits. TSV decoupling force is introduced and determined by the TSV coupling noise to separate TSVs with strong coupling noise. The experimental results indicate that TSV coupling noise can be effectively reduced by 36.3% on average with only 6.0% wirelength overhead. Besides, the developed 3-D placer shows great performance in wirelength that is competitive to a state-of-the-art 3-D placer. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A TSV Noise-Aware 3-D Placer | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE) | en_US |
dc.citation.spage | 1653 | en_US |
dc.citation.epage | 1658 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000380393200310 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |