標題: A 0.42V Vccmin ASIC-Compatible Pulse-Latch Solution as a Replacement for a Traditional Master-Slave Flip-Flop in a Digital SOC
作者: Dhong, Sang
Guo, Richard
Kuo, Ming-Zhang
Yang, Ping-Lin
Lin, Cheng-Chung
Huang, Kevin
Wang, Min-Jer
Hwang, Wei
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Digital SOC;distributed clock regenerator;flip-flops;pulse generator;pulse latch
公開日期: 2014
摘要: We present a pulse latch with a measured Vccmin at the circuit of 0.42 V and pulse width of approximately 3 FO4-inverter delays. A wider operating window and reduced dependence on the input rise-time and PVT variations were obtained using a new pulse generator. A pulse in the new generator starts when its input crosses the switching level of its input gate, unlike in the classic text-book-style pulse-generator. An 8 to 10% improvement in power, performance, and area (PPA) of a typical digital SOC is observed when a group of pulse latches is driven by a distributed clock regenerator (OCR). The OCR has the new pulse generator at its input stage and provides pulse clocks to the pulse latches. Experimental results in a 28-nm HKMG process closely match SPICE simulations.
URI: http://hdl.handle.net/11536/134703
ISBN: 978-1-4799-3286-3
期刊: 2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC)
Appears in Collections:Conferences Paper