標題: | On the Design of Power-Rail ESD Clamp Circuit with Consideration of Gate Leakage Current in 65-nm Low-Voltage CMOS Process |
作者: | Ker, Ming-Dou Chiu, Po-Yen Tsai, Fu-Yi Chang, Yeong-Jar 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2009 |
摘要: | A new low-leakage power-rail electrostatic discharge (ESD) clamp circuit designed with the consideration of gate-leakage issue is proposed and verified in a 65-nm low-voltage CMOS process. The new proposed design has a very small leakage current of only 228 nA at 25 degrees C in the silicon chip. Moreover, it can achieve ESD robustness of over 8kV in human-body-model (HBM) and 750V in machine-model (MM) ESD tests, respectively. |
URI: | http://hdl.handle.net/11536/134992 |
ISBN: | 978-1-4244-3827-3 |
期刊: | ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5 |
起始頁: | 2281 |
結束頁: | + |
顯示於類別: | 會議論文 |