完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, S. H. | en_US |
dc.contributor.author | Chin, Albert | en_US |
dc.contributor.author | Yeh, F. S. | en_US |
dc.contributor.author | McAlister, S. P. | en_US |
dc.date.accessioned | 2017-04-21T06:48:52Z | - |
dc.date.available | 2017-04-21T06:48:52Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.isbn | 978-1-4244-2377-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135087 | - |
dc.description.abstract | We report a new charge-trap-engineered flash non-volatile memory that has combined 5nm Si3N4 and 0.9nm EOT HfON trapping layers, within double-barrier and double-tunnel layers. At 150 degrees C under a 100 mu s and +/- 16V P/E, this device showed good device integrity of a 5.6V initial Delta V-th window and 3.8V 10-year extrapolated retention window. These data are better than the 3.3V initial Delta V-th and 1.7V 10-year data for a similar structure not having the extra WON layer. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Good 150 degrees C Retention and Fast Erase Characteristics in Charge-Trap-Engineered Memory having a Scaled Si3N4 Layer | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST | en_US |
dc.citation.spage | 843 | en_US |
dc.citation.epage | + | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000265829300196 | en_US |
dc.citation.woscount | 31 | en_US |
顯示於類別: | 會議論文 |