標題: | ESD Protection Design with Latchup-Free Immunity in 120V SOI Process |
作者: | Huang, Yi-Jie Ker, Ming-Dou Huang, Yeh-Jen Tsai, Chun-Chien Jou, Yeh-Ning Lin, Geeng-Lih 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2015 |
摘要: | Electrostatic discharge (ESD) protection with lowvoltage (LV) field-oxide devices in stacked configuration are proposed for high-voltage (HV) applications in a 0.5-mu m 120V SOI process. Stacked LV field-oxide devices with different stacking numbers have been verified in silicon chip to exhibit both of high ESD robustness and latchup-free immunity for HV applications. |
URI: | http://hdl.handle.net/11536/135840 |
ISBN: | 978-1-5090-0259-7 |
期刊: | 2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S) |
顯示於類別: | 會議論文 |