標題: Implantation Free GAA Double Spacer Poly-Si Nanowires Channel Junctionless FETs with Sub-1V Gate Operation and Near Ideal Subthreshold Swing
作者: Kuo, Po-Yi
Lin, Jer-Yi
Chao, Tien-Sheng
電子物理學系
Department of Electrophysics
公開日期: 2015
摘要: The implantation free gate-all-around (GAA) double spacer poly-Si nanowires (NWs) channel junctionless (JL) FETs (GAA DS-NW JL-FETs) have been successfully fabricated and demonstrated in the category of poly-Si NW FETs for the first time. We have scaled down the NW dimension (D-NW) - length (L-NW) x width (W-NW) x thickness (T-NW) - to 80nmx13nmx3nm by novel double spacer NW (DS-NW) processes without use of electron beam (e-beam) lithography tools. GAA DS-NW JL-FETs show good electrical characteristics: near ideal subthreshold swing (S.S.) similar to 61mV/dec., steep driving swing (D.S.) similar to 82mV/dec., and sub-1V gate operation without implantation processes for future three-dimensional integrated circuits (3-D ICs), system-on-panel (SOP) applications.
URI: http://hdl.handle.net/11536/136036
ISBN: 978-1-4673-9894-7
期刊: 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)
顯示於類別:會議論文